## Lecture 7 TLM API 1.0 in SystemC (Part II)

Multimedia Architecture and Processing Laboratory
多媒體架構與處理實驗室
Prof. Wen-Hsiao Peng (彭文孝)
pawn@mail.si2lab.org
2007 Spring Term

## Reference

- ◆ Frank, Ghenassia, "Transaction-Level Modeling with System C: TLM Concepts and Applications for Embedded Systems", Springer, 2005. (ISBN: 0-387-26232-6)
- A. Rose, S. Swan, J. Pierce, and J.M Fernandez, "OSCI TLM Standard Whitepaper: Transaction Level Modeling in SystemC", <a href="http://www.systemc.org">http://www.systemc.org</a>
- ◆ S. Swan, "A Tutorial Introduction to the SystemC TLM Standard", Cadence Design Systems, March 2006

# Examples of Using TLM API 1.0

## Different Levels of Abstraction

◆ Programmer View (PV) Master/Slave

master slave

◆ PV Master + tlm transport channel + RTL Slave



◆ PV Master + tlm transport channel + Unidirectional Slave



◆ RTL Master + RTL Slave



signal level interface

## Protocol Stack Modeling Technique

- Allow different groups to exchange models easily
  - (1) Understand the application domain very well
  - (2) Not interested in the details of the TLM transport layer



## Protocol Stack Modeling Technique (c. 1)

- Convenience interface
  - ❖ Offer methods that make sense to users of the protocol in question
    - → Read, Write, Burst Read, Burst Write
  - Master
    - → Use initiator ports that supply these interfaces
  - Slave
    - → Define target modules which inherit from the these interfaces
- ◆ Protocol layer
  - Request and response classes
    - → Encapsulate the protocol
  - An initiator port
    - → Translate from convenience functions to RSP transport( const &REQ )
  - ❖ A slave base class
    - → Implement RSP transport(const REQ &) in slave

## Protocol Stack Modeling Technique (c. 2)

## master

prot\_initiator\_port p;
p. read( a , d );

## initiator\_port

REQ req;
RSP rsp;
my\_status read( Address a , Data &d ){
 req.a = a;
 req.type = read;
 rsp = transport( req );
 d = rsp.d;
 return rsp.status;

## **USER**

**LAYER** 

Port

Port

## PROTOCOL LAYER

tlm\_transaction

## 1

## Slave

my\_status read( Address a , Data &d );
my\_status write( Address a , Data d );

## transaction\_interface

```
virtual my_status read( Address a , Data &d ) = 0;
virtual my_status write( Address a , Data d ) = 0;
RSP transport( const REQ &req ){
   if( req.type == read )
     return read( req.addresss , rsp.data );
   else if( req.type == write )
     return write( req.address , req.data );
}
```

## sc\_port<REQ,RSP>

RSP transport( const REQ & );

## TRANSPORT LAYER tlm transaction

sc\_ export

## tlm\_transport\_if<REQ,RSP>

virtual RSP transport( const REQ & ) = 0;



## PV Master and Slave

◆ Use a single thread in the master to send a sequence of writes and reads to the slave



## Master



```
int sc_main( int argc , char **argv ){
   master m("master");
   mem_slave s("slave");
   m.initiator_port( s.target_port );
}
```

```
master::master( sc_module_name module_name ) :
    sc_module( module_name ) ,
    initiator_port("iport")
    {       SC_THREAD( run ); }

void master::run(){
       DATA_TYPE d;

for( ADDRESS_TYPE a = 0; a < 20; a++ )
       initiator_port.write( a , a + 50 );

for( ADDRESS_TYPE a = 0; a < 20; a++ )
       initiator_port.read( a , d );
}</pre>
```

## basic\_initiator\_port

- ◆ Translate from convenience layer to transport layer
  - sc\_port<tIm\_transport\_if<REQ, RSP> >
  - basic\_if<ADDRESS, DATA>

```
template < typename ADDRESS , typename DATA >
class basic_request{
public:
  basic_request_type type;
  ADDRESS &get_address() { return a; }
  ADDRESS a;
  DATA d;
};
```

```
template < typename DATA >
class basic_response{
public:
  basic_response() : status( ERROR ) {}
  basic_request_type type;
  basic_status status;
  DATA d;
};
```

```
template < typename ADDRESS , typename DATA > class basic_if {
    public:
    virtual basic_status write( const ADDRESS &a , const DATA &d ) = 0;
    virtual basic_status read( const ADDRESS &a , DATA &d ) = 0;
}
```

```
virtual basic_status write( const ADDRESS &a , const DATA &d ) {
  basic_request<ADDRESS,DATA> req;
  basic_response<DATA> rsp;
  req.type = WRITE;
  req.a = a;
  req.d = d;
  rsp = (*this)->transport( req );
  return rsp.status;
}

Convenience Interface
  to
  RSP transport (REQ)
```

## basic\_slave\_base

- ◆ Translate back from transport layer to convenience layer
  - tlm\_transport\_if<REQ, RSP> <</p>
  - basic\_if<ADDRESS, DATA>

```
basic_response<DATA> transport( const basic_request<ADDRESS,DATA> &request ) {
   basic_response<DATA> response;
   switch( request.type ) {
    case READ :
        response.status = read( request.a , response.d );
        break;
   case WRITE:
        response.status = write( request.a , request.d );
        break;
   default :
        response.status = ERROR;
        break;
}

return response;

RSP transport (REQ)
        to
        Convenience Interface
}
```

## Slave

 Directly implement the read/write functions called from transport interface function

```
master slave
```

```
class mem_slave :
  public sc_module ,
  public virtual basic_slave_base< ADDRESS_TYPE , DATA_TYPE >
  {
  public:
    mem_slave( sc_module_name module_name , int k = 10 );
    sc_export< if_type > target_port;
  basic_status write( const ADDRESS_TYPE & , const DATA_TYPE &);
  basic_status read( const ADDRESS_TYPE & , DATA_TYPE & );
  ~mem_slave();
  private:
    ADDRESS_TYPE *memory;
  };
```

```
mem_slave::mem_slave( sc_module_name module_name ,
int k): sc_module( module_name ) , target_port("iport")
{
  target_port( *this );
  memory = new ADDRESS_TYPE[ k * 1024 ];
}

basic_status mem_slave::write( const ADDRESS_TYPE
&a , const DATA_TYPE &d )
{
  memory[a] = d;
  return basic_protocol::SUCCESS;
}
```

## PV Master + Tlm\_Transport\_Channel + Unidirectional Slave 14

## PV Master and Unidirectional Slave

- Connect a master to a slave using tlm\_transport\_channel
  - PV Master uses bidirectional transport interface
  - Slave employs unidirectional interface (closer to the final implementation)
    sc\_export< tIm\_fifo\_get\_if< REQ > >

**Blocking Interface** Master Slave transport to tlm fifo<REO> master Master tlm adaptors Slave tlm fifo<RSP> tlm req rsp channel sc\_export<tlm\_transport\_if > tlm transport channel sc\_export< tlm\_fifo\_put\_if< RSP > > (Blocking Interface) (Blocking Interface)

## TIm\_Transport\_to\_Master (Adapter)

- ◆ Translate from transport interface to master interface
  - tlm\_transport\_if< REQ , RSP >, sc\_module

```
class tlm_transport_to_master:
public sc_module,
public virtual tlm_transport_if< REQ , RSP >
public:
 sc_export< tlm_transport_if< REQ , RSP > > target_export;
 sc_port< tlm_master_if< REQ , RSP > > master_port;
 tlm_transport_to_master( sc_module_name nm ) : sc_module( nm )
 { target_export( *this ); }
 RSP transport( const REQ &req ) {
  mutex.lock();
  master_port->put( req );
  rsp = master_port->get();
  mutex.unlock();
  return rsp;
private:
 sc_mutex mutex;
 RSP rsp;
```

## Slave

- Model separately the request and response phases
  - Closer to the final implementation using 1 additional thread

```
class mem_slave : public sc_module
{
  public:
    mem_slave( sc_module_name module_name , int k = 10 );
    SC_HAS_PROCESS( mem_slave );
    sc_port<tlm_blocking_get_if<REQ> > in_port;
    sc_port<tlm_blocking_put_if<RSP> > out_port;
    ~mem_slave();
  private:
    void run();
    ADDRESS_TYPE *memory;
};
```

```
void mem_slave::run(){
basic_request<ADDRESS_TYPE,DATA_TYPE> request;
basic_response < DATA_TYPE > response;
for(;;) {
  request = in port->get(); //blocking tlm fifo get
  response.type = request.type;
      switch( request.type ){
         case basic_protocol::READ:
                response.d = memory[request.a];
                response.status = basic protocol::SUCCESS;
                break:
         case basic_protocol::WRITE:
                memory[request.a] = request.d;
                response.status = basic_protocol::SUCCESS;
                break:
         default:
                response.status = basic_protocol::SUCCESS;
                break:
   out_port->put( response ); //blocking tlm_fifo put
```

## TIm\_Transport\_Channel

Encapsulate tlm\_transport\_to\_master and tlm\_req\_rsp\_channel

```
template < typename REQ , typename RSP >
                                                           void do binding() {
class tlm transport channel: public sc module{
                                                           target_export( t2m.target_export );
public:
                                                           t2m.master port( reg_rsp.master_export );
// master transport interface
                                                           get_request_export( req_rsp.get_request_export );
sc_export< tlm_transport_if< REQ , RSP > > target_export;
                                                           put_response_export( reg_rsp.put_response_export );
// slave interfaces
                                                           slave_export( reg_rsp.slave_export );
sc_export< tlm_fifo_qet_if< REQ > > get_request_export;
sc_export< tlm_fifo_put_if< RSP > > put_response_export;
                                                                                                      slave_export
sc_export< tlm_slave_if< REQ , RSP > > slave_export;
                                                              req_rsp.master_export
                                                                             red rsp.slave expor
                                                 t2m.master port
tlm_transport_channel( sc_module_name nm ):
sc_module( nm ),
target_export("target_export") ,
req_rsp( "req_rsp" , 1 , 1 ) ,
                                                           transpor
t2m("tsm") { do_binding(); }
                                                              to
                                                                                    tlm fifo<REQ>
                                                            master
tlm_req_rsp_channel < REQ , RSP > req_rsp;
                                                           tlm adaptors
tlm_transport_to_master < REQ , RSP > t2m;
                                                                                 tlm req rsp channel
                                                   t2m.target_export tlm_transport_channel
                                                                                               get_request_export
                                                                                               put_response_export
                                                                           req_rsp.request_export
                                          target_export
                                                                           req_rsp.response_export
```

## TIm\_Req\_Rsp\_Channel

Encapsulate 2 tlm\_fifo of size 1 and tlm\_master/slave\_imp

```
template < typename REQ , typename RSP >
class tlm_req_rsp_channel : public sc_module{
public:
// uni-directional slave interface
sc_export< tlm_fifo_get_if< REQ > > get_request_export;
sc_export< tlm_fifo_put_if< RSP > > put_response_export;
// uni-directional master interface
sc_export< tlm_fifo_put_if< REQ > > put_request_export;
sc_export< tlm_fifo_get_if< RSP > > get_response_export;
// master / slave interfaces
sc export< tlm master if< REQ , RSP > > master export;
sc export< tlm slave if< REQ , RSP > > slave export;
protected:
tlm master imp< REQ , RSP > master;
tlm slave imp< REQ , RSP > slave;
tlm_fifo<REQ> request_fifo;
tlm_fifo<RSP> response_fifo;
```

```
//Constructor of tlm_req_rsp_channel
tlm_req_rsp_channel( sc_module_name module_name,
int req_size = 1, int rsp_size = 1):
sc_module( module_name ),
master( request_fifo , response_fifo ),
slave( request_fifo , response_fifo ),
request_fifo( req_size ),
response_fifo( rsp_size )
{ bind_exports(); }
```

```
void bind_exports() {
  put_request_export( request_fifo );
  get_request_export( request_fifo );
  put_response_export( response_fifo );
  get_response_export( response_fifo );
  master_export( master );
  slave_export( slave );
}
```



## tlm\_master\_imp

## ◆ Implementation of master channel

```
template < typename REQ , typename RSP >
class tlm_master_imp :
private tlm_put_get_imp < REQ , RSP > ,
public virtual tlm_master_if < REQ , RSP >
{
public:
tlm_master_imp( tlm_fifo < REQ > &req ,
tlm_fifo < RSP > &rsp ) :
tlm_put_get_imp < REQ,RSP > ( req , rsp ) {}
};
```

```
tIm_get_if<RSP> tIm_peek_if<RSP>
tIm_put_if<REQ> tIm_get_peek_if<RSP>
tIm_master_if<REQ, RSP>
```

```
template < typename PUT_DATA , typename GET_DATA >
class tlm_put_get_imp :
private virtual tlm_put_if< PUT_DATA > ,
private virtual tlm_get_peek_if < GET_DATA >
public:
tlm_put_get_imp( tlm_fifo<PUT_DATA> &p ,tlm_fifo<GET_DATA> &g ) :
put_fifo( p ) , get_fifo( q ) {}
// put interface
void put( const PUT_DATA &t ) { put_fifo.put( t ); }
bool nb_put( const PUT_DATA &t ) { return put_fifo.nb_put( t ); }
bool nb_can_put( tlm_tag<PUT_DATA> *t = 0 ) const
                       { return put_fifo.nb_can_put(t); }
const sc_event &ok_to_put( tlm_tag<PUT_DATA> *t = 0 ) const
                       { return put_fifo.ok_to_put( t ); }
// get interface
// peek interface
private:
tlm_fifo<PUT_DATA> &put_fifo; //put_fifo reference
tlm fifo<GET DATA> &get fifo; //get fifo reference
```

## PV Master + Tlm\_Transport\_Channel + RTL Slave 22

## System Architecture

master

transactor

slave

tlm\_transport\_channel

signal level interface

23

clk / reset

- Goal
  - Refine the slave further to a RTL implementation
- System components
  - Master High Level Software
    - → Send a request to tlm\_transport\_channel
    - → Wait until a response is available in tlm\_transport\_channel
  - Transactor key component
    - 1. Get an abstract request from the request fifo in transport\_channel
    - 2. Enable the slave and send the request out over the rtl level bus
    - 3. Wait until it sees a "ack" response on the rtl bus
    - 4. Disable the slave and put the abstract response in the response fifo
  - Slave Low Level RTL Implementation
    - ★ Interact with transactor through sc\_signal



## Slave - RTL Implementation

```
class slave : public sc_module
public:
slave( sc_module_name module_name );
SC HAS PROCESS( slave );
sc in<bool> clk;
sc in<bool> rst;
sc_in<bool> enable;
sc_in<bool> rw;
sc out<bool> ack;
sc out<bool> err;
sc in < sc uint < 8 > > address;
sc in < sc uint < 8 > > wr data;
sc_out < sc_ount < 8 > > rd_data;
private:
enum state {RESET , READY};
state m state;
sc_signal<int> m_count; //support request_update
void run();
sc_uint<8> memory[memory_size];
```

```
enable
rw
ack
Transactor
address
wr_data
rd_data
```

```
slave::slave( sc_module_name module_name ) :
    sc_module( module_name ) ,
    clk("clk") ,
    rst("rst") ,
    enable("en") ,
    address("address") ,
    rw("rw") ,
    wr_data("wr_data") ,
    rd_data("rd_data") ,
    ack("ack") ,
    err("err" )
    {
        SC_METHOD( run );
        sensitive << clk.pos();
        dont_initialize();
    }
}</pre>
```

## Slave - RTL Implementation (c. 1)

```
switch( m_state ) {
                            Finite State Machine
case RESET:
     ack = false:
     m_state = READY;
     m count = ready count; //ready count = 1
     break:
case READY:
     if(enable) {
        //Take effect in next delta cycle
         m_{count} = m_{count} - 1;
         if( m_count == 0 ) {
            ack = true:
            m state = RESET;
            if( address.read() >= memory_size ) err = true;
            else
                                                err = false:
            if(rw)
               rd_data = memory[address.read()];
            else
               memory[address.read()] = wr_data.read();
         }else
           ack = false;
     } else
         ack = false;//No change in system state
     break:
default:
```

```
enable
void run()
                                         Slave
                      Transactor
                           address
  if(rst)
                           wr data
     m_state = RESET:
                           rd data
     ack = false;
  }else{
     Finite State Machine
                             enable=0 | |
                    (enable=1 \&\& m\_count = 1)
RST=1
                   RST=0
      RESET
                          READY
                  RST=1 | |
         (enable=1 && m_count=0)
```

26

CLK RST



## Transactor

```
class transactor: public sc_module
public:
transactor( sc_module_name module_name );
sc_port< tlm_nonblocking_get_if< REQUEST_TYPE > > request_port;
sc_port< tlm_nonblocking_put_if< RESPONSE_TYPE > > response_port;
SC_HAS_PROCESS( transactor );
sc_in<bool> clk;
sc_in<bool> rst;
sc_out<bool> enable;
sc out < bool > rw;
sc in<bool> ack;
sc in<bool> err;
sc_out< sc_uint< ADDRESS_WIDTH> > address;
sc out< sc uint< DATA_WIDTH > > wr_data;
sc in< sc uint< DATA WIDTH > > rd_data;
private:
enum state {EXECUTE , WAIT };
void run();
REQUEST_TYPE req;
RESPONSE_TYPE rsp;
bool got_request;
bool put_status;
sc_signal < state > m_state;
```



```
slave::slave( sc_module_name module_name ) :
    sc_module( module_name ) ,
    clk("clk") ,
    rst("rst") ,
    enable("en") ,
    address("address") ,
    rw("rw") ,
    wr_data("wr_data" ) ,
    rd_data("rd_data" ) ,
    ack("ack") ,
    err("err" )
    {
        SC_METHOD( run );
        sensitive << clk.pos();
        dont_initialize();
    }
}</pre>
```

## CLK RST CLK RST void run(){ if(rst) m state = EXECUTE: got\_request = false; Transactor (c. 1) put status = true; **enable** = false; Transactor Slave }else{ address switch( m\_state ) { **Finite State Machine** wr data case **EXECUTE**: Get response from slave rd data if( **ack** == true ) { m state = WAIT: Keep trying to write response to case WAIT: enable = false: transport\_channel **enable** = false: got\_request = false; if(!put\_status ) put\_status = response\_port->nb\_put( rsp ); if( err ) rsp.status = ERROR; if( put\_status ) m\_state = EXECUTE; rsp.status = SUCCESS; else Phase 2 break; if( **rw** ) { default: rsp.type = READ; rsp.d = rd\_data.read(); }else write response to transport\_channel rsp.type = WRITE; put\_status = response\_port->nb\_put( rsp ); }else{ put\_status = 0 Get request from tranport\_channel ack=false if(!got\_request) qot\_request = request\_port->nb\_get( req ); RST=1 RST=0ack=true if( got\_request ) { enable = true: **address** = req.a; Phase 1 if( req.type == WRITE ) { **EXECUTE RESET** WAIT rw = false: wr\_data = req.d; } else **rw** = true; put\_status = 1 **Execute next request** break:



# RTL Master + RTL Slave 31

## Exercises (Due 5/31)

Answer the following questions by looking into the tlm\_white\_paper

- ◆ Trace the code of example 3.5
- ◆ Depict the state diagram of the master part in example 3.5
- Construct the timing diagram of example 3.5
- Construct the timing diagram of example 3.4
- Compare the two timing diagrams

# Typical Modeling Patterns with TLM API 33

## Modeling Techniques and Guidelines

- ◆ Leverage tlm\_fifo to connect incompatible interfaces
  - tlm\_fifo provides interfaces in blocking and non-blocking forms
  - Can do blocking puts into the fifo, and non-blocking gets out of it
- ◆ Leverage exiting TLM components as much as possible
  - tlm\_fifo<T>, tlm\_req\_rsp\_channel<REQ, RSP>, tlm\_transport\_channel<REQ, RSP>,
- Create generic TLM modules, channels, adapters, etc
  - Generic crossbar, pipeline, cache, parallel-to-serial adaptor
- Use deterministic modeling
  - Use two-phase TLM channels
  - Use two-phase primitive channels in SystemC
  - Employ explicit two-phase synchronization scheme

## Routers

- ◆ Route the traffic generated by one master to one of the slaves
  - Receive a request from the master
  - ❖ Attempt to find an address range which contains this address
  - Return a suitable protocol error if it is not successful
  - Subtract the base address of the slave from the request
  - Forward the adjusted request to the slave
  - Send the response back to the master



## Routers (c. 1)

- ◆ RSP constructor must initialize the response to an error state
- REQ must support get\_address()

```
template< typename ADDRESS, typename REQ, typename RSP>
class router:
public virtual tlm_transport_if< REQ , RSP > ,
public sc_module
public:
 typedef tlm_transport_if < REQ ,RSP > if_type;
 router_port< if_type > r_port;
 sc_export<if_type> target_port;
 RSP transport( const REQ &req ) {
  REQ new_req = req;
  int port_index;
  if(!amap.decode( new_req.get_address() ,
                     new_req.get_address() , port_index ) )
          return RSP();
     return r_port[port_index]->transport(new_req);
private:
 address_map<ADDRESS> amap;
 string map_file_name;
```

### Routers (c. 2)

```
template < typename ADDRESS >
bool address_map < ADDRESS >::
decode( const ADDRESS & before , ADDRESS & after , int & p ) const{
    typename map < int , address_range < ADDRESS > :::const_iterator i;
    for( i = address_range_map.begin();
        i != address_range_map.end(); ++i ) {
        if( (*i).second.decode( before , after ) ) {
            p = (*i).first;
            return true;
        }
    }
    return false;
}
```

address\_range( const ADDRESS &I , const ADDRESS &h ) : from(I) , to(h) {}

```
bool decode( const ADDRESS &before , ADDRESS &after ) const {
  if( from <= before && before < to ) {
    after = before - from;
    return true;
    Subtract the base address</pre>
```

return false;
}

map is a sorted associative array mapping Key objects to Data objects

http://www.cppreference.com/cppmap/index.html; http://en.wikipedia.org/wiki/Map\_(C++\_container)

### Arbiter

- Arbitrate between two simultaneous requests with timed models
- ◆ In a pure PV model, arbitration is a meaningless concept

```
class toplevel: public sc_module
public:
      typedef tlm_transport_channel<REQ, RSP >
                                 arb_channel_type;
      toplevel( sc_module_name module_name ):
      sc_module( module_name ) ,
      m1("master1"),
      m2("master2"),
      arb("arb"),
      s("slave") {
      m1.initiator_port( c1.target_export );
      m2.initiator_port( c2.target_export );
      arb.master_port[0]( c1.slave_export );
      arb.master_port[1]( c2.slave_export );
      arb.slave port( s.target_port );
      arb.add_interface(&arb.master_port[0], 3);
      arb.add interface( &arb.master_port[1] , 2 ); }
private:
      master m1, m2;
      simple_arb< REQ, RSP> arb;
      mem_slave s:
      arb_channel_type c1, c2;
```

```
tlm_slave_if<REQ, RSP>
                   (Blocking Put & Non-blocking Get)
m1
        tlm transport channel 1
                c1
0
                                 arb
master 1
        tlm transport channel 2
m2
                                 arbiter
                                                slave
                c2
(D)
master 2
                       put & nb get
       transport
              tlm_transport_if<REQ, RSP>
                         (Blocking)
```

# Arbiter (c. 2)

```
template < typename REQ , typename RSP , int N = 2>
class simple arb: public sc module
public:
 typedef sc_port< tlm_slave_if< REQ , RSP > , 1 > port_type;
 port_type master_port[N];
 sc_port< tlm_transport_if< REQ , RSP > , 1 > slave_port;
 SC_HAS_PROCESS( simple_arb );
 simple arb( sc module name module name,
 const sc_time &t = sc_time(1, SC_NS)):
 sc_module( module_name ) , slave_port("slave_port") ,
 arb_t( t ) { SC_THREAD( run ); }
 void add_interface( port_type *port , const int priority ) {
   if_map.insert(multimap_type::value_type(priority, port));
```

```
virtual port_type *get_next_request( typename
multimap_type::iterator &i , REQ &req )
{
   port_type *p;
   for( i = if_map.begin(); i != if_map.end(); ++i ) {
      p = (*i).second;
      if( (*p)->nb_get( req ) )
        return p;
   }
   return 0;
}
Always start from the highest priority
```

# Arbiter (c. 3)

- Multimap (in stl library)
  - ❖ A one to many mapping from priority level to port
  - Can be configured and reconfigured at any time
  - Come with many access functions useful for arbitration
    - ★ Easy to find all ports of the same priority level for use in a prioritized round robin arbitration scheme

### Decentralized Routing

- Centralized routing may diverge too far from the implementation
- Decentralized routing
  - ❖ All of the slaves monitor all of the requests coming in using peek
  - ❖ Pop the request out of the request fifo using get
  - Processes the request and sends a response to the response fifo

```
typedef tlm_transport_channel< REQ , RSP> channel_type;
int sc_main( int argc , char **argv ){
  master m("master");
  mem_slave s0("even_slave" , 0 );
  mem_slave s1("odd_slave" , 1 );
  channel_type a; m.initiator_port( a.target_export );
  s0.request_port( a.get_request_export );
  s0.response_port( a.put_response_export );
  s1.request_port( a.get_request_export );
  s1.response_port( a.put_response_export );
  sc_start( -1 );
  return 0;}
```



# Decentralized Routing (c. 1)

```
void mem_slave::run()
{
  basic_request<ADDRESS_TYPE,DATA_TYPE> req;
while( true ) {
    request_port->peek( req );
    if( decode( req.a ) ) {
        basic_response<DATA_TYPE> rsp;
        request_port->get();
        rsp = process_request( req );
        response_port->put( rsp );
    }
    wait( request_port->ok_to_get() );
}
```

### **Pipeline**

Separate the data transfer into address phase and data phase

```
int sc_main( int argc , char **argv ) {
                                                   bool pipelined_master::initiate_write(const ADDRESS_TYPE &a,
            pipelined_slave s("slave", 10, 2);
                                                                                      const DATA_TYPE &d)
            pipelined_master m("master");
            m.address port( s.address export );
                                                   address_phase_request<ADDRESS_TYPE> address_reg;
            m.data port( s.data export );
                                                   data_phase_request<DATA_TYPE> data_req;
                                                   address_req.type = data_req.type = WRITE;
void pipelined_master::address_phase()
                                                   address\_req.a = a;
                                                   if( address_port->transport( address_reg ) != ADDRESS_OK )
  for(int i = 0; i < 20; i++) {
                                                   return false:
     initiate_write(i,i+50);
                                                   outstanding.put( data_req )
     initiate_read( i );
                                                   return true;
                     Address Phase
                                                                           RSP1
                                     tlm transport if<REO1, RSP1>
                                                                           transport(REQ1) {
                         Read()
                                                            tlm fifo
                                                                           pipeline->put(req);
                           &
                                                                           return address phase status( ADDRESS OK );
                         Write()
                                                           ADDR
                        Data
                        tlm fifo
                                     tlm transport if<REQ2, RSP2>
                      Data Phase
                                                          slave
                         master
```

# Pipeline (c. 1)

Data phase

```
void pipelined_master::data_phase() {
data phase request<ADDRESS TYPE> data reg;
data phase response < DATA TYPE > data rsp;
while( true ) {
data_req = outstanding.get();
data_rsp = data_port->transport( data_req ); -
            Address Phase
                            tlm transport if<REQ1, RSP1>
                Read()
                                                   tlm fifo
                  &
                Write()
                                                  ADDR
               Data
               tlm fifo
                             tlm transport if<REQ2, RSP2>
              Data Phase
                                                 slave
                master
```

```
RSP transport(REQ)
data_phase_response<DATA_TYPE > rsp;
address_phase_request < ADDRESS_TYPE > pending;
 while( pipeline->nb_can_put() )
    wait( pipeline->ok_to_get() );
 pipeline->nb_peek( pending );
 if( pending.type != req.type ) {
   rsp.status = DATA_ERROR;
   return rsp;
 pipeline->qet();
 rsp.status = DATA OK;
 rsp.type = req.type;
 switch( req.type ) {
    case READ:
       rsp.rd_data = memory[pending.a];
       break:
    case WRITE:
       memory[pending.a] = req.wr_data;
       break;
     default : assert( 0 );
  return rsp;
```

# Architectural Exploration Using TLM API 46

### Hub and Spoke

- All transactions pass through a central hub
- ◆ The hub arbitrates between the various requests
- Not efficient in terms of throughput
- Efficient in terms of area and cost

Only 1 arbiter is needed





### Cross Bar Switch

- Being able to make more than one connections at the same time
- No central arbitration
- Every slave has to arbitrate between all the masters
- ◆ More expensive and less predictable
- Better throughput



